| |
| /* |
| * board/amlogic/txl_skt_v1/firmware/timing.c |
| * |
| * Copyright (C) 2015 Amlogic, Inc. All rights reserved. |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License as published by |
| * the Free Software Foundation; either version 2 of the License, or |
| * (at your option) any later version. |
| * |
| * This program is distributed in the hope that it will be useful, but WITHOUT |
| * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| * more details. |
| * |
| * You should have received a copy of the GNU General Public License along |
| * with this program; if not, write to the Free Software Foundation, Inc., |
| * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. |
| */ |
| |
| #include <asm/arch/secure_apb.h> |
| #include <asm/arch/timing.h> |
| #include <asm/arch/ddr_define.h> |
| |
| |
| |
| /* ddr config support multiple configs for boards which use same bootloader: |
| * config steps: |
| * 1. add a new data struct in __ddr_setting[] |
| * 2. config correct board_id, ddr_type, freq, etc.. |
| */ |
| |
| |
| /* CAUTION!! */ |
| /* Confirm ddr configs with hardware designer, |
| * if you don't know how to config, then don't edit it |
| */ |
| |
| /* Key configs */ |
| /* |
| * board_id: check hardware adc config |
| * dram_rank_config: |
| * #define CONFIG_DDR_CHL_AUTO 0xF |
| * #define CONFIG_DDR0_16BIT_CH0 0x1 |
| * #define CONFIG_DDR0_16BIT_RANK01_CH0 0x4 |
| * #define CONFIG_DDR0_32BIT_RANK0_CH0 0x2 |
| * #define CONFIG_DDR0_32BIT_RANK01_CH01 0x3 |
| * #define CONFIG_DDR0_32BIT_16BIT_RANK0_CH0 0x5 |
| * #define CONFIG_DDR0_32BIT_16BIT_RANK01_CH0 0x6 |
| * DramType: |
| * #define CONFIG_DDR_TYPE_DDR3 0 |
| * #define CONFIG_DDR_TYPE_DDR4 1 |
| * #define CONFIG_DDR_TYPE_LPDDR4 2 |
| * #define CONFIG_DDR_TYPE_LPDDR3 3 |
| * DRAMFreq: |
| * {pstate0, pstate1, pstate2, pstate3} //more than one pstate means use dynamic freq |
| * |
| */ |
| |
| ddr_set_t __ddr_setting[] __attribute__ ((section(".ddr_settings"))) = { |
| { |
| //tl1 ref(T309) lpddr4 |
| .board_id = CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| //.dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH0, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK0_CH0, |
| .ddr_rfc_type = DDR_RFC_TYPE_LPDDR4_8Gbx1, |
| .DramType = CONFIG_DDR_TYPE_LPDDR4, |
| .DRAMFreq = {1200, 0, 0, 0}, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 0, |
| .HdtCtrl = 0xa, |
| .dram_cs0_size_MB = 0xffff,//1024, |
| .dram_cs1_size_MB = 0,//1024, |
| .training_SequenceCtrl = {0x131f,0x61}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0x3, |
| .clk_drv_ohm = 60, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 60, |
| .soc_data_drv_ohm_p = 48, |
| .soc_data_drv_ohm_n = 48, |
| .soc_data_odt_ohm_p = 0, |
| .soc_data_odt_ohm_n = 60, |
| .dram_data_drv_ohm = 48, //lpddr4 sdram only240/1-6 |
| .dram_data_odt_ohm = 120, |
| .dram_ac_odt_ohm = 120,// 120, |
| .lpddr4_dram_vout_voltage_1_3_2_5_setting =0,///1, 1/3vddq 0 2/5 vddq |
| .soc_clk_slew_rate = 0x3ff,//0x253, |
| .soc_cs_slew_rate = 0x100,//0x253, |
| .soc_ac_slew_rate = 0x100,//0x253, |
| .soc_data_slew_rate = 0x1ff, |
| .vref_output_permil = 260,//200, |
| .vref_receiver_permil = 0, |
| .vref_dram_permil = 0, |
| //.vref_reverse = 0, |
| //.ac_trace_delay = {32-5,0,0,0,0,0,0x0,00}, |
| //.ac_pinmux = {00,00}, |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 6 << 5 | 7 << 10 | 8<< 15 | 9<< 20 | 10 << 25 ), |
| [1] = ( 11| 0 << 5 | 0 << 10 | 15 << 15 | 16 << 20 | 17 << 25 ), |
| [2] = ( 18| 19 << 5 | 20 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 29 << 25 ), |
| [4] = ( 30| 12 << 5 | 13 << 10 | 14<< 15 | 0 << 20 | 0 << 25 ), |
| }, |
| .ddr_lpddr34_ca_remap = {00,00}, |
| //.ddr_lpddr34_dq_remap = {4,5,6,7,0,2,3,1, 15,14,13,12,11,9,10,8, 4,5,6,7,0,2,3,1, 15,14,13,12,11,9,10,8,}, |
| .ddr_lpddr34_dq_remap = {4,5,6,7,0,2,3,1, 15,14,13,12,11,9,10,8, 20,18,17,16,23,22,19,21, 30,31,25,24,26,28,29,27}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| .diagnose = CONFIG_DIAGNOSE_DISABLE, |
| .bitTimeControl_2d = 1, //training time setting,=1,200ms;=7,2s |
| .fast_boot[0] = 1, |
| }, |
| { |
| /// tl1 ref(x301) ddr3 |
| .board_id =CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH0, |
| .DramType = CONFIG_DDR_TYPE_DDR3, |
| .DRAMFreq = {1056, 0, 0, 0}, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 1, |
| .HdtCtrl = 0xc8,//0xC8, |
| .dram_cs0_size_MB = 0xffff, |
| .dram_cs1_size_MB = 0xffff,// 1024, |
| .training_SequenceCtrl = {0x31f,0}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0, |
| .clk_drv_ohm = 40, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 60, |
| .soc_data_drv_ohm_p = 40, |
| .soc_data_drv_ohm_n = 40, |
| .soc_data_odt_ohm_p = 48,//120, //48, ddr3 will use odt_ohm_p value |
| .soc_data_odt_ohm_n = 0,//120, |
| .dram_data_drv_ohm = 40, //ddr4 sdram only 34 or 48, skt board use 34 better |
| .dram_data_odt_ohm = 40, |
| .dram_ac_odt_ohm = 0, |
| .dram_data_wr_odt_ohm = 120, |
| .soc_clk_slew_rate = 0x300, |
| .soc_cs_slew_rate = 0x300, |
| .soc_ac_slew_rate = 0x300, |
| .soc_data_slew_rate = 0x200, |
| .vref_output_permil = 500, |
| .vref_receiver_permil = 500, //700, |
| .vref_dram_permil = 500, //700, |
| // .vref_reverse = 0, |
| // .ac_trace_delay = {32,32-10,32,32,32+10,32,32,32,32,32-10}, |
| // .ac_trace_delay = {32-10,32-15,32,32,32,32,32,32,32,32-10}, |
| .ac_trace_delay = {32-15,32-20,32-10,32,32,32,32,32,32-10,32-15}, |
| //{00,00}, |
| .ac_pinmux = {00,00}, |
| #if 1 |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 7 << 5 | 8 << 10 | 9 << 15 | 10 << 20 | 11 << 25 ), |
| [1] = ( 12| 0 << 5 | 0 << 10 | 14 << 15 | 15 << 20 | 16 << 25 ), |
| [2] = ( 17| 18 << 5 | 19 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 29 << 25 ), |
| [4] = ( 30| 13 << 5 | 20 << 10 | 6 << 15 | 0 << 20 | 0 << 25 ), |
| }, |
| #else |
| //16bit |
| .ddr_dmc_remap = { |
| [0] = ( 0 | 5 << 5 | 6<< 10 | 7 << 15 | 8 << 20 | 9 << 25 ), |
| [1] = ( 10| 0 << 5 | 0 << 10 | 14 << 15 | 15 << 20 | 16 << 25 ), |
| [2] = ( 17|( 18 << 5) |( 19 << 10) |( 20 << 15) |( 21 << 20) | (22 << 25 )), |
| [3] = ( 23| 24 << 5 | 25 << 10 | 26 << 15 | 27 << 20 | 28 << 25 ), |
| [4] = ( 29| 11<< 5 | 12 << 10 | 13<< 15 | 0 << 20 | 0 << 25 ), |
| }, |
| #endif |
| .ddr_lpddr34_ca_remap = {00,00}, |
| .ddr_lpddr34_dq_remap = {00,00}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| |
| |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| .fast_boot[0] = 1, |
| }, |
| //*/ |
| { |
| /* tl1 skt (x309) ddr4 */ |
| .board_id = CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK0_CH0, |
| .DramType = CONFIG_DDR_TYPE_DDR4, |
| .DRAMFreq = {1008, 0, 0, 0}, |
| .ddr_rfc_type = DDR_RFC_TYPE_DDR4_2Gbx8, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 1, |
| .HdtCtrl = 0xC8, |
| .dram_cs0_size_MB = 0xffff, |
| .dram_cs1_size_MB = 0, |
| .training_SequenceCtrl = {0x31f,0x61}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0x1,//bit 0 read-dbi,bit 1 write dbi |
| .clk_drv_ohm = 40, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 40, |
| .soc_data_drv_ohm_p = 48, |
| .soc_data_drv_ohm_n = 48, |
| .soc_data_odt_ohm_p = 60, |
| .soc_data_odt_ohm_n = 0, |
| .dram_data_drv_ohm = 48,//48, //34, //ddr4 sdram only 34 or 48, skt board use 34 better |
| .dram_data_odt_ohm = 48, //60, |
| .dram_ac_odt_ohm = 0, |
| .soc_clk_slew_rate = 0x3ff, |
| .soc_cs_slew_rate = 0x3ff, |
| .soc_ac_slew_rate = 0x3ff, |
| .soc_data_slew_rate = 0x2ff, |
| .vref_output_permil = 500, |
| .vref_receiver_permil = 0, |
| .vref_dram_permil = 0, |
| //.vref_reverse = 0, |
| //.ac_trace_delay ={0x0,0x0},// {0x40,0x40,0x40,0x40,0x40,0x40,0x40,0x40,0x40,0x40}, |
| //.ac_trace_delay = {32+10,32+10,32+10,32+10,32,32+10,32+10,32+10,32+10,32+10}, |
| //.ac_trace_delay = {32-15,32-20,32-10,32,32,32,32,32,32-10,32-15}, |
| .ac_trace_delay = {32-10,32+20,32+20,32+20,32+10,32,32+20,32+20,32+20,32+16}, |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 7 << 5 | 8 << 10 | 9 << 15 | 10 << 20 | 11 << 25 ), |
| [1] = ( 12| 0 << 5 | 0 << 10 | 14 << 15 | 15 << 20 | 16 << 25 ), |
| [2] = ( 17| 18 << 5 | 19 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 29 << 25 ), |
| [4] = ( 30| 13 << 5 | 20 << 10 | 6 << 15 | 0 << 20 | 0 << 25 ), |
| }, |
| .ddr_lpddr34_ca_remap = {00,00}, |
| .ddr_lpddr34_dq_remap = {00,00}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| |
| /* pll ssc config: |
| * |
| * pll_ssc_mode = (1<<20) | (1<<8) | ([strength] << 4) | [mode], |
| * ppm = strength * 500 |
| * mode: 0=center, 1=up, 2=down |
| * |
| * eg: |
| * 1. config 1000ppm center ss. then mode=0, strength=2 |
| * .pll_ssc_mode = (1<<20) | (1<<8) | (2 << 4) | 0, |
| * 2. config 3000ppm down ss. then mode=2, strength=6 |
| * .pll_ssc_mode = (1<<20) | (1<<8) | (6 << 4) | 2, |
| */ |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| .slt_test_function={0x0,0x0}, //{0x1,0x0},enable slt 4 DRAMFreq test;{0x0,0x0},disable slt 4 DRAMFreq test; |
| .fast_boot[0] = 1, |
| }, |
| /* |
| { |
| // g12a skt (u209) ddr3 |
| .board_id = CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK0_CH0, |
| .DramType = CONFIG_DDR_TYPE_DDR3, |
| .DRAMFreq = {912, 0, 0, 0}, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 1, |
| .HdtCtrl = 0x5,//0xC8, |
| .dram_cs0_size_MB = 0xffff, |
| .dram_cs1_size_MB = 0,// 1024, |
| .training_SequenceCtrl = {0x31f,0}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0, |
| .clk_drv_ohm = 40, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 40, |
| .soc_data_drv_ohm_p = 34, |
| .soc_data_drv_ohm_n = 34, |
| .soc_data_odt_ohm_p = 60, //48, |
| .soc_data_odt_ohm_n = 0, |
| .dram_data_drv_ohm = 34, //ddr4 sdram only 34 or 48, skt board use 34 better |
| .dram_data_odt_ohm = 60, |
| .dram_ac_odt_ohm = 0, |
| .soc_clk_slew_rate = 0x300, |
| .soc_cs_slew_rate = 0x300, |
| .soc_ac_slew_rate = 0x300, |
| .soc_data_slew_rate = 0x200, |
| .vref_output_permil = 500, |
| .vref_receiver_permil = 500, //700, |
| .vref_dram_permil = 500, //700, |
| // .vref_reverse = 0, |
| .ac_trace_delay = {0x40,0x40,0x40,0x40,0x40,0x40,0x40,0x40,0x40,0x40}, |
| //{00,00}, |
| .ac_pinmux = {00,00}, |
| #if 1 |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 7 << 5 | 8 << 10 | 9 << 15 | 10 << 20 | 11 << 25 ), |
| [1] = ( 12| 0 << 5 | 0 << 10 | 14 << 15 | 15 << 20 | 16 << 25 ), |
| [2] = ( 17| 18 << 5 | 19 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 29 << 25 ), |
| [4] = ( 30| 13 << 5 | 20 << 10 | 6 << 15 | 0 << 20 | 0 << 25 ), |
| }, |
| #else |
| //16bit |
| .ddr_dmc_remap = { |
| [0] = ( 0 | 5 << 5 | 6<< 10 | 7 << 15 | 8 << 20 | 9 << 25 ), |
| [1] = ( 10| 0 << 5 | 0 << 10 | 14 << 15 | 15 << 20 | 16 << 25 ), |
| [2] = ( 17|( 18 << 5) |( 19 << 10) |( 20 << 15) |( 21 << 20) | (22 << 25 )), |
| [3] = ( 23| 24 << 5 | 25 << 10 | 26 << 15 | 27 << 20 | 28 << 25 ), |
| [4] = ( 29| 11<< 5 | 12 << 10 | 13<< 15 | 0 << 20 | 0 << 25 ), |
| }, |
| #endif |
| .ddr_lpddr34_ca_remap = {00,00}, |
| .ddr_lpddr34_dq_remap = {00,00}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| |
| |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| }, |
| |
| { |
| //g12a skt (u209) lpddr4 |
| .board_id = CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| //.dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH0, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH01, |
| .ddr_rfc_type = DDR_RFC_TYPE_LPDDR4_4Gbx1, |
| .DramType = CONFIG_DDR_TYPE_LPDDR4, |
| .DRAMFreq = {1392, 0, 0, 0}, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 0, |
| .HdtCtrl = 0xa, |
| .dram_cs0_size_MB = 0xffff,//1024, |
| .dram_cs1_size_MB = 0xffff,//1024, |
| .training_SequenceCtrl = {0x131f,0x61}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0, |
| .clk_drv_ohm = 40, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 40, |
| .soc_data_drv_ohm_p = 40, |
| .soc_data_drv_ohm_n = 40, |
| .soc_data_odt_ohm_p = 0, |
| .soc_data_odt_ohm_n = 120, |
| .dram_data_drv_ohm = 40, //lpddr4 sdram only240/1-6 |
| .dram_data_odt_ohm = 120, |
| .dram_ac_odt_ohm = 120, |
| .soc_clk_slew_rate = 0x3ff,//0x253, |
| .soc_cs_slew_rate = 0x100,//0x253, |
| .soc_ac_slew_rate = 0x100,//0x253, |
| .soc_data_slew_rate = 0x1ff, |
| .vref_output_permil = 350,//200, |
| .vref_receiver_permil = 200, |
| .vref_dram_permil = 350, |
| //.vref_reverse = 0, |
| .ac_trace_delay = {00,0x0,0,0,0,0,0x0,00}, |
| .ac_pinmux = {00,00}, |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 6 << 5 | 7 << 10 | 8<< 15 | 9<< 20 | 10 << 25 ), |
| [1] = ( 11| 0 << 5 | 0 << 10 | 15 << 15 | 16 << 20 | 17 << 25 ), |
| [2] = ( 18| 19 << 5 | 20 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 29 << 25 ), |
| [4] = ( 30| 12 << 5 | 13 << 10 | 14<< 15 | 0 << 20 | 0 << 25 ), |
| }, |
| .ddr_lpddr34_ca_remap = {00,00}, |
| .ddr_lpddr34_dq_remap = {3,2,0,1,7,6,5,4,14,13,12,15,8,9,11,10,20,21,22,23,16,17,19,18,24,25,28,26,31,30,27,29}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| .diagnose = CONFIG_DIAGNOSE_DISABLE, |
| }, |
| { |
| // g12a Y2 dongle |
| .board_id = CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| //.dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH0, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK0_CH01, |
| .ddr_rfc_type = DDR_RFC_TYPE_LPDDR4_4Gbx1, |
| .DramType = CONFIG_DDR_TYPE_LPDDR4, |
| .DRAMFreq = {1392, 0, 0, 0}, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 0, |
| .HdtCtrl = 0xa, |
| .dram_cs0_size_MB = 1536,//1024, |
| .dram_cs1_size_MB = 0,//1024, |
| .training_SequenceCtrl = {0x131f,0x61}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0, |
| .clk_drv_ohm = 40, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 40, |
| .soc_data_drv_ohm_p = 40, |
| .soc_data_drv_ohm_n = 40, |
| .soc_data_odt_ohm_p = 0, |
| .soc_data_odt_ohm_n = 120, |
| .dram_data_drv_ohm = 40, //lpddr4 sdram only240/1-6 |
| .dram_data_odt_ohm = 120, |
| .dram_ac_odt_ohm = 120, |
| .soc_clk_slew_rate = 0x3ff,//0x253, |
| .soc_cs_slew_rate = 0x100,//0x253, |
| .soc_ac_slew_rate = 0x100,//0x253, |
| .soc_data_slew_rate = 0x1ff, |
| .vref_output_permil = 350,//200, |
| .vref_receiver_permil = 200, |
| .vref_dram_permil = 350, |
| //.vref_reverse = 0, |
| .ac_trace_delay = {00,0x0,0,0,0,0,0x0,00}, |
| .ac_pinmux = {00,00}, |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 6 << 5 | 7 << 10 | 8<< 15 | 9<< 20 | 10 << 25 ), |
| [1] = ( 11| 0 << 5 | 0 << 10 | 15 << 15 | 16 << 20 | 17 << 25 ), |
| [2] = ( 18| 19 << 5 | 20 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 29 << 25 ), |
| [4] = ( 30| 12 << 5 | 13 << 10 | 14<< 15 | 0 << 20 | 0 << 25 ), |
| }, |
| .ddr_lpddr34_ca_remap = {00,00}, |
| .ddr_lpddr34_dq_remap = {00,00}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| }, |
| { |
| // lpddr3 |
| .board_id = CONFIG_BOARD_ID_MASK, |
| .version = 1, |
| //.dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH0, |
| .dram_rank_config = CONFIG_DDR0_32BIT_RANK01_CH0, |
| .ddr_rfc_type = DDR_RFC_TYPE_LPDDR4_4Gbx1, |
| .DramType = CONFIG_DDR_TYPE_LPDDR3, |
| .DRAMFreq = {600, 0, 0, 0}, |
| .ddr_base_addr = CFG_DDR_BASE_ADDR, |
| .ddr_start_offset = CFG_DDR_START_OFFSET, |
| .DisabledDbyte = 0xf0, |
| .Is2Ttiming = 0, |
| .HdtCtrl = 0xa,//0xa, |
| .dram_cs0_size_MB = 0xffff,//1024, |
| .dram_cs1_size_MB = 0xffff,//1024, |
| .training_SequenceCtrl = {0x131f,0}, //ddr3 0x21f 0x31f |
| .phy_odt_config_rank = {0x23,0x13}, //use 0x23 0x13 compatibility with 1rank and 2rank //targeting rank 0. [3:0] is used //for write ODT [7:4] is used for //read ODT |
| .dfi_odt_config = 0x0d0d, //use 0d0d compatibility with 1rank and 2rank //0808 |
| .PllBypassEn = 0, //bit0-ps0,bit1-ps1 |
| .ddr_rdbi_wr_enable = 0, |
| .pll_ssc_mode = (1<<20) | (1<<8) | (2<<4) | 0,//center_ssc_1000ppm |
| .clk_drv_ohm = 40, |
| .cs_drv_ohm = 40, |
| .ac_drv_ohm = 40, |
| .soc_data_drv_ohm_p = 40, |
| .soc_data_drv_ohm_n = 40, |
| .soc_data_odt_ohm_p = 60, |
| .soc_data_odt_ohm_n = 0, |
| .dram_data_drv_ohm = 30, // |
| .dram_data_odt_ohm = 120, |
| .dram_ac_odt_ohm = 0, |
| .soc_clk_slew_rate = 0x3ff,//0x253, |
| .soc_cs_slew_rate = 0x3ff,//0x253, |
| .soc_ac_slew_rate = 0x3ff,//0x253, |
| .soc_data_slew_rate = 0x2ff, |
| .vref_output_permil = 800,//200, |
| .vref_receiver_permil = 700,//875, //700 for drv 40 odt 60 is better ,why? |
| .vref_dram_permil = 500,//875, |
| //.vref_reverse = 0, |
| .ac_trace_delay = {0x10,0x0,0x10-6,0x10-6,0x10-6,0x0,0x0,0x0,0x0,0x0}, |
| .ac_pinmux = {00,00}, |
| .ddr_dmc_remap = { |
| [0] = ( 5 | 6 << 5 | 7 << 10 | 8<< 15 | 9<< 20 | 10 << 25 ), |
| [1] = ( 11| 29 << 5 | 0 << 10 | 15 << 15 | 16 << 20 | 17 << 25 ), |
| [2] = ( 18| 19 << 5 | 20 << 10 | 21 << 15 | 22 << 20 | 23 << 25 ), |
| [3] = ( 24| 25 << 5 | 26 << 10 | 27 << 15 | 28 << 20 | 30 << 25 ), |
| [4] = ( 31| 12 << 5 | 13 << 10 | 14<< 15 | 0 << 20 | 0 << 25 ), |
| }, |
| .ddr_lpddr34_ca_remap = {21/8,8/8,31/8,1/8},// {2,7,1,4,5,6,0,3,9,8}, |
| .ddr_lpddr34_dq_remap = {1,2,7,4,0,3,5,6,8,12,14,9,11,10,15,13,21,22,16,17,23,20,19,18,31,29,26,27,30,28,25,24}, |
| //{21,22,16,17,23,20,19,18,8,12,14,9,11,10,15,13,31,29,26,27,30,28,25,24,1,2,7,4,0,3,5,6}, |
| .dram_rtt_nom_wr_park = {00,00}, |
| .ddr_func = DDR_FUNC, |
| .magic = DRAM_CFG_MAGIC, |
| .diagnose = CONFIG_DIAGNOSE_DISABLE, |
| }, |
| */ |
| }; |
| |
| pll_set_t __pll_setting = { |
| .cpu_clk = CONFIG_CPU_CLK / 24 * 24, |
| #ifdef CONFIG_PXP_EMULATOR |
| .pxp = 1, |
| #else |
| .pxp = 0, |
| #endif |
| .spi_ctrl = 0, |
| .lCustomerID = CONFIG_AML_CUSTOMER_ID, |
| #ifdef CONFIG_DEBUG_MODE |
| .debug_mode = CONFIG_DEBUG_MODE, |
| .ddr_clk_debug = CONFIG_DDR_CLK_DEBUG, |
| .cpu_clk_debug = CONFIG_CPU_CLK_DEBUG, |
| #endif |
| |
| #ifdef CONFIG_AML_SUPPORT_TLV |
| .nCFGTAddr = AML_BL2_TMASTER_DDR_ADDR, |
| #endif |
| |
| }; |
| |
| ddr_reg_t __ddr_reg[] = { |
| /* demo, user defined override register */ |
| {0xaabbccdd, 0, 0, 0, 0, 0}, |
| {0x11223344, 0, 0, 0, 0, 0}, |
| {0, 0, 0, 0, 0, 0}, |
| }; |
| |
| #define VCCK_VAL CONFIG_VCCK_INIT_VOLTAGE |
| #define VDDEE_VAL CONFIG_VDDEE_INIT_VOLTAGE |
| /* VCCK PWM table */ |
| #if (VCCK_VAL == 800) |
| #define VCCK_VAL_REG 0x0018000A |
| #elif (VCCK_VAL == 810) |
| #define VCCK_VAL_REG 0x0017000B |
| #elif (VCCK_VAL == 820) |
| #define VCCK_VAL_REG 0x0016000C |
| #elif (VCCK_VAL == 830) |
| #define VCCK_VAL_REG 0x0015000D |
| #elif (VCCK_VAL == 840) |
| #define VCCK_VAL_REG 0x0014000E |
| #elif (VCCK_VAL == 850) |
| #define VCCK_VAL_REG 0x0013000F |
| #elif (VCCK_VAL == 860) |
| #define VCCK_VAL_REG 0x00120010 |
| #elif (VCCK_VAL == 870) |
| #define VCCK_VAL_REG 0x00110011 |
| #elif (VCCK_VAL == 880) |
| #define VCCK_VAL_REG 0x00100012 |
| #elif (VCCK_VAL == 890) |
| #define VCCK_VAL_REG 0x000F0013 |
| #elif (VCCK_VAL == 900) |
| #define VCCK_VAL_REG 0x000E0014 |
| #elif (VCCK_VAL == 910) |
| #define VCCK_VAL_REG 0x000D0015 |
| #elif (VCCK_VAL == 920) |
| #define VCCK_VAL_REG 0x000C0016 |
| #elif (VCCK_VAL == 930) |
| #define VCCK_VAL_REG 0x000B0017 |
| #elif (VCCK_VAL == 940) |
| #define VCCK_VAL_REG 0x000A0018 |
| #elif (VCCK_VAL == 950) |
| #define VCCK_VAL_REG 0x00090019 |
| #elif (VCCK_VAL == 960) |
| #define VCCK_VAL_REG 0x0008001A |
| #elif (VCCK_VAL == 970) |
| #define VCCK_VAL_REG 0x0007001B |
| #elif (VCCK_VAL == 980) |
| #define VCCK_VAL_REG 0x0006001C |
| #elif (VCCK_VAL == 990) |
| #define VCCK_VAL_REG 0x0005001D |
| #elif (VCCK_VAL == 1000) |
| #define VCCK_VAL_REG 0x0004001E |
| #elif (VCCK_VAL == 1010) |
| #define VCCK_VAL_REG 0x0003001F |
| #else |
| #error "VCCK val out of range\n" |
| #endif |
| |
| /* VDDEE PWM table */ |
| #if (VDDEE_VAL == 740) |
| #define VDDEE_VAL_REG 0x00120000 |
| #elif (VDDEE_VAL == 750) |
| #define VDDEE_VAL_REG 0x00110001 |
| #elif (VDDEE_VAL == 760) |
| #define VDDEE_VAL_REG 0x00100002 |
| #elif (VDDEE_VAL == 770) |
| #define VDDEE_VAL_REG 0x000f0003 |
| #elif (VDDEE_VAL == 780) |
| #define VDDEE_VAL_REG 0x000e0004 |
| #elif (VDDEE_VAL == 790) |
| #define VDDEE_VAL_REG 0x000d0005 |
| #elif (VDDEE_VAL == 800) |
| #define VDDEE_VAL_REG 0x000c0006 |
| #elif (VDDEE_VAL == 810) |
| #define VDDEE_VAL_REG 0x000b0007 |
| #elif (VDDEE_VAL == 820) |
| #define VDDEE_VAL_REG 0x000a0008 |
| #elif (VDDEE_VAL == 830) |
| #define VDDEE_VAL_REG 0x00090009 |
| #elif (VDDEE_VAL == 840) |
| #define VDDEE_VAL_REG 0x0008000a |
| #elif (VDDEE_VAL == 850) |
| #define VDDEE_VAL_REG 0x0007000b |
| #elif (VDDEE_VAL == 860) |
| #define VDDEE_VAL_REG 0x0006000c |
| #elif (VDDEE_VAL == 870) |
| #define VDDEE_VAL_REG 0x0005000d |
| #elif (VDDEE_VAL == 880) |
| #define VDDEE_VAL_REG 0x0004000e |
| #elif (VDDEE_VAL == 890) |
| #define VDDEE_VAL_REG 0x0003000f |
| #elif (VDDEE_VAL == 900) |
| #define VDDEE_VAL_REG 0x00020010 |
| #elif (VDDEE_VAL == 910) |
| #define VDDEE_VAL_REG 0x00010011 |
| #elif (VDDEE_VAL == 920) |
| #define VDDEE_VAL_REG 0x00000012 |
| #else |
| #error "VDDEE val out of range\n" |
| #endif |
| |
| /* for PWM use */ |
| /* PWM driver check http://scgit.amlogic.com:8080/#/c/38093/ */ |
| #define GPIO_O_EN_N_REG3 ((0xff634400 + (0x19 << 2))) |
| #define GPIO_O_REG3 ((0xff634400 + (0x1a << 2))) |
| #define GPIO_I_REG3 ((0xff634400 + (0x1b << 2))) |
| #define AO_PIN_MUX_REG0 ((0xff800000 + (0x05 << 2))) |
| #define AO_PIN_MUX_REG1 ((0xff800000 + (0x06 << 2))) |
| |
| bl2_reg_t __bl2_reg[] = { |
| /* demo, user defined override register */ |
| /* eg: PWM init */ |
| |
| /* PWM_AO_D */ |
| /* VCCK_VAL_REG: check PWM table */ |
| {AO_PWM_PWM_D, VCCK_VAL_REG, 0xffffffff, 0, BL2_INIT_STAGE_1, 0}, |
| {AO_PWM_MISC_REG_CD, ((1 << 23) | (1 << 1)), (0x7f << 16), 0, BL2_INIT_STAGE_1, 0}, |
| {AO_PIN_MUX_REG1, (3 << 20), (0xF << 20), 0, BL2_INIT_STAGE_1, 0}, |
| /* PWM_AO_B */ |
| /* VDDEE_VAL_REG: check PWM table */ |
| {AO_PWM_PWM_B, VDDEE_VAL_REG, 0xffffffff, 0, BL2_INIT_STAGE_1, 0}, |
| {AO_PWM_MISC_REG_AB, ((1 << 23) | (1 << 1)), (0x7f << 16), 0, BL2_INIT_STAGE_1, 0}, |
| {AO_PIN_MUX_REG1, (3 << 16), (0xF << 16), 0, BL2_INIT_STAGE_1, 0}, |
| /* Enable 5V_EN ,set gpioao_3 low --> several millisecond--set high in board_init*/ |
| {AO_GPIO_O_EN_N, (0 << 3), (1 << 3), 0, BL2_INIT_STAGE_1, 0}, |
| {AO_GPIO_O, (0 << 3), (1 << 3), 0, BL2_INIT_STAGE_1, 0}, |
| /* Enable VCCK GPIOAO_2*/ |
| {AO_GPIO_O_EN_N, (0 << 2), (1 << 2), 0, BL2_INIT_STAGE_1, 0}, |
| {AO_GPIO_O, (1 << 2), (1 << 2), 0, BL2_INIT_STAGE_1, 0}, |
| /* GPIOH_12 pull high */ |
| {PREG_PAD_GPIO2_O, (1 << 12), (1 << 12), 0, BL2_INIT_STAGE_1, 0}, |
| {PREG_PAD_GPIO2_EN_N, (0 << 12), (1 << 12), 0, BL2_INIT_STAGE_1, 0}, |
| }; |